## General Description

The AAT4900 FastSwitch is a member of AnalogicTech's Application Specific Power MOSFET ${ }^{\text {TM }}$ (ASPM ${ }^{\top M}$ ) product family. It is a buffered power half-bridge, consisting of low on resistance power MOSFETs with integrated control logic. This device operates with inputs ranging from 2.0 V to 5.5 V , making it ideal for $2.5 \mathrm{~V}, 3 \mathrm{~V}$, and 5 V systems. The device is protected from shoot-through current with its own control circuitry. The AAT4900 is capable of very fast switching times and is ideal for use in high frequency DC/DC converters. The quiescent supply current is a low 4 mA at 1 MHz CLK frequency. In shutdown mode, the supply current decreases to less than $1 \mu \mathrm{~A}$ max.
The AAT4900 is available in a Pb-free 5 -pin SOT23 or 8 -pin SC70JW package and is specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Features

- 2.0 V to 5.5 V Input Voltage Range
- $105 \mathrm{~m} \Omega$ (typ) Low Side Switch $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$
- $130 \mathrm{~m} \Omega$ (typ) High Side Switch $\mathrm{R}_{\mathrm{DS}(\text { (on) }}$
- Low Quiescent Current:
- $1 \mu \mathrm{~A}$ (max) DC
- 4 mA at 1 MHz
- Only 2.5V Needed for Control Signal Input
- Break-Before-Make Shoot-Through Protection
- Temperature Range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- 5-Pin SOT23 or 8-Pin SC70JW Package


## Applications

- DC Motor Drive
- High Frequency DC/DC Converters
- MOSFET Driver


## Typical Application

DC/DC Converter Output Stage


## Pin Descriptions

| Pin \# |  |  |  |
| :---: | :---: | :---: | :--- |
| SOT23-5 | SC70J W-8 | Symbol | Function |
| 1 | 2,3 | LX | Inductor connection. LX output is controlled by CLK and EN (see Control Logic Table). |
| 2 | $6,7,8$ | GND | Ground connection. |
| 3 | 4 | EN | Active-high enable input. A logic low signal puts the LX output pin in high impedance <br> mode. |
| 4 | 5 | CLK | Logic input signal determines the state of LX output. |
| 5 | 1 | IN | Supply voltage input. Input voltage range from 2.0V to 5.5V. |

## Pin Configuration

SOT23-5
(Top View)


SC70J W-8
(Top View)


## Control Logic Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| CLK | EN | LX |
| 0 | 0 | High Impedance |
| 0 | 1 | $\mathrm{~V}_{\text {IN }}$ |
| 1 | 0 | High Impedance |
| 1 | 1 | Ground |

## Absolute Maximum Ratings ${ }^{1}$

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| Symbol | Description | Value | Units |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | IN to GND | -0.3 to 6 | V |
| $\mathrm{~V}_{\text {EN }} \mathrm{V}_{\text {CLK }}$ | EN, CLK to GND | -0.3 to 6 | V |
| $\mathrm{~V}_{\text {OUT }}$ | OUT to GND | -0.3 to $\mathrm{V}_{\text {IN }}+0.3$ | V |
| $\mathrm{I}_{\text {MAX }}$ | Maximum Continuous Switch Current | 2 | A |
| $\mathrm{~T}_{\mathrm{J}}$ | Operating Junction Temperature Range | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {ESD }}$ | ESD Rating ${ }^{2}$ - HBM | 4000 | V |
| $\mathrm{~T}_{\text {LEAD }}$ | Maximum Soldering Temperature (at Leads) | 300 | ${ }^{\circ} \mathrm{C}$ |

Thermal Information ${ }^{3}$

| Symbol | Description | Value | Units |
| :---: | :--- | :---: | :---: |
| $\Theta_{\mathrm{JA}}$ | Thermal Resistance (SOT23-5, SC70JW-8) | 190 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (SOT23-5, SC70JW-8) | 526 | mW |

[^0]
## Electrical Characteristics

$\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Symbol | Description | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | Operation Voltage |  | 2.0 |  | 5.5 | V |
| $\mathrm{I}_{\text {QAC }}$ | AC Quiescent Current | $\mathrm{IN}=5 \mathrm{~V}, \mathrm{EN}=\mathrm{IN}, \mathrm{CLK}=1 \mathrm{MHz}, \mathrm{I}$ LX $=0$ |  | 4 | 9 | mA |
| $\mathrm{I}_{\mathrm{QDC}}$ | DC Quiescent Current | $\mathrm{IN}=5 \mathrm{~V}, \mathrm{EN}=\mathrm{IN}, \mathrm{CLK}=\mathrm{GND}, \mathrm{I}_{\mathrm{Lx}}=0$ |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {(OOFF) }}$ | Off-Supply Current | $\mathrm{EN}=\mathrm{CLK}=\mathrm{GND}, \mathrm{IN}=\mathrm{LX}=5.5 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SD(OFF) }}$ | Off-Switch Current | $\mathrm{EN}=\mathrm{GND}, \mathrm{IN}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0$ or LX $=\mathrm{IN}$ |  | 0.03 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{DS} \text { (ON)H }}$ | High Side MOSFET On Resistance | $\mathrm{IN}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 130 | 165 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{IN}=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 165 | 195 |  |
|  |  | $\mathrm{IN}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 235 |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (ON)L }}$ | Low Side MOSFET On Resistance | $\mathrm{IN}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 105 | 145 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{IN}=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 135 | 175 |  |
|  |  | $\mathrm{IN}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 200 |  |  |
| $\mathrm{V}_{\text {ONL }}$ | CLK, EN Input Low Voltage | $\mathrm{IN}=2 \mathrm{~V}$ to 5.5 V |  |  | 0.4 | V |
| $\mathrm{V}_{\text {ONH }}$ | CLK, EN Input High Voltage | $\mathrm{IN}=2 \mathrm{~V}$ to 5.5 V | 1.5 |  |  | V |
| $\mathrm{I}_{\text {SINK }}$ | CLK, EN Input Leakage | CLK, EN $=5.5 \mathrm{~V}$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{T}_{\text {BBM }}$ | Break-Before-Make Time | CLK Rising |  | 5 |  | ns |
|  |  | CLK Falling |  | 5 |  |  |
| Ton-dir | CLK to LX Delay | CLK Rising |  | 30 |  | ns |
|  |  | CLK Falling |  | 40 |  |  |
| $\mathrm{T}_{\text {Hiz }}$ | EN to OUT HiZ Delay | CLK = GND |  | 40 |  | ns |
|  |  | CLK = IN |  | 40 |  |  |

## Typical Characteristics

Operating Current vs. Input Voltage ( $\mathrm{F}_{\mathrm{s}}=1 \mathrm{MHz}$ )


Operating Current vs. Temperature
( $\mathrm{F}_{\mathrm{s}}=1 \mathrm{MHz}$ )


High Side $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs. Output Current


Operating Current vs. Switching Frequency


Operating Current vs. Temperature $\left(F_{\mathrm{s}}=1 \mathrm{MHz}\right)$


Low Side $\mathrm{R}_{\mathrm{Ds}(\mathrm{ON})}$ vs. Output Current


## Typical Characteristics

## High Side $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$



Propagation Delay vs. Input Voltage

$$
\left(\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}\right)
$$


$R_{\mathrm{DS}(\mathrm{ON})}$ vs. Input Voltage


## Low Side $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$



CLK/Enable Threshold vs. Input Voltage


## Functional Block Diagram



## Typical Applications

## DC/ DC Converter

The most common AAT4900 applications include a DC/ DC converter output power stage and a MOSFET gate drive buffer.

Figure 1 shows a common configuration when used as a DC/DC converter power stage with synchronous rectification. The enable pin can be used to force the LX output to a high impedance state under light load conditions. This enables the output inductor to operate in discontinuous conduction mode (DCM), improving efficiency under light load conditions. The body diode associated with the low side switching device gives the AAT4900 inductive switching capability, clamping the LX node at a diode drop below GND during the break-before-make time.

## Synchronous Buck DC/ DC Converter Application

The losses associated with the AAT4900 high side switching MOSFET are due to switching losses and conduction losses. The conduction losses are associated with the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ characteristics of the output switching device. At the full load condition, assuming continuous conduction mode (CCM), the on losses can be derived from the following equations.

Eq. 1: $D=\frac{V_{0}}{V_{I N}}$
D is the duty cycle.
Eq. 2: $\Delta \mathrm{l}=\frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{L} \cdot \mathrm{F}_{\mathrm{S}}}\left(1-\frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{V}_{\mathrm{IN}}}\right)$
$\Delta \mathrm{I}$ is the peak-to-peak inductor ripple current.


Figure 1: AAT4900 DC/ DC Converter Power Stage.

## High Side Switch RMS Current

Eq. 3: $I_{\text {RMS }(H S)}=\sqrt{\left(I_{0}{ }^{2}+\frac{\Delta l^{2}}{12}\right) \cdot D}$

## Low Side Switch RMS Current

The low side RMS current is estimated by the following equation.

Eq. 4: $I_{\text {RMS(LSS) }}=\sqrt{\left(I_{0}^{2}+\frac{\Delta I^{2}}{12}\right) \cdot(1-\mathrm{D})}$

## Total Losses

A simplified form of the above results (where the above descriptions of $\mathrm{I}_{\text {RMS }}$ has been approximated with $\mathrm{I}_{0}$ ) is given by:

Eq. 5: $\mathrm{P}_{\text {LOSs }}=\frac{\mathrm{I}_{\mathrm{O}}^{2} \cdot\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) H} \cdot \mathrm{~V}_{\mathrm{O}}+\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{L}} \cdot\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{O}}\right)\right)}{\mathrm{V}_{\mathrm{IN}}}$

$$
+\left(\mathrm{t}_{\mathrm{sw}} \cdot \mathrm{~F}_{\mathrm{S}} \cdot \mathrm{I}_{\mathrm{O}}+\mathrm{I}_{\mathrm{Q}}\right) \cdot \mathrm{V}_{\mathrm{IN}}
$$

Substitution of the $\mathrm{I}_{\text {RMS }}$ equations with $\mathrm{I}_{0}$ results in very little error when the inductor ripple current is $20 \%$ to $40 \%$ of the full load current. The equation also includes switching and quiescent current losses where $t_{\text {sw }}$ is approximated at 18 nsec and $\mathrm{I}_{\mathrm{Q}}$ is the no load quiescent current of the AAT4900. Quiescent current losses are associated with the gate drive of the output stage and biasing. Since the gate drive current varies with fre-
quency and voltage, the bias current must be checked at the frequency, voltage, and temperature of operation with no load attached to the LX node. Once the above losses have been determined, the maximum junction temperature can be calculated.

Eq. 6: $T_{J(M A X)}=P_{\text {LOSS }} \cdot \Theta_{J C}=T_{\text {AMB }}$
Using the above equations, the graph below shows the current capability for some typical applications with maximum junction temperatures of $150^{\circ} \mathrm{C}$ and $120^{\circ} \mathrm{C}$. The increase in $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs. temperature is estimated at $3.75 \mathrm{~m} \Omega$ for a $10^{\circ} \mathrm{C}$ increase in junction temperature.


## Gate Drive

When used as a MOSFET gate driver, the break-beforemake shoot-through protection significantly reduces losses associated with the driver at high frequencies. (See Figure 2.)

The low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the output stage allows for a high peak gate current and fast switching speeds. A small package size facilitates close placement to the power device for optimum switching performance. The logic level inputs (CLK and EN) are high impedance inputs.

## Gate Drive Current Ratings

An estimate of the maximum gate drive capability with no external series resistor can be derived from Equation 7. Note that the quiescent current varies with the ambient temperature, frequency of operation, and input voltage. The graphs below display the quiescent current and maximum gate charge drive capability at $85^{\circ} \mathrm{C}$ ambient vs. frequency for various input voltages.

Eq. 7: $Q_{G(M A X)}=\frac{1}{F_{S}} \cdot\left(\frac{T_{J(M A X)}-T_{A M B}}{\theta_{J A} \cdot V_{I N(M A X)}}-I_{Q}\right)$

$$
\begin{aligned}
& =\frac{1}{1 \mathrm{MHz}} \cdot\left(\frac{120^{\circ} \mathrm{C}-85^{\circ} \mathrm{C}}{190^{\circ} \mathrm{C} / \mathrm{W} \cdot 4.2 \mathrm{~V}}-3.2 \mathrm{~mA}\right) \\
& =40 \mathrm{nC}
\end{aligned}
$$

The quiescent current was first measured over temperature for various input voltages with no load attached. Equation 7 was then used to derive the maximum gate charge capability for the desired maximum junction temperature. $\mathrm{Q}_{\mathrm{G}}$ is the gate charge required to raise the gate of the load MOSFET to the input voltage. This value is taken from the MOSFET manufacturer's gate charge curve.

No Load Operating Current at $85^{\circ} \mathrm{C}$ Ambient


Maximum Gate Charge Load @ $85^{\circ} \mathrm{C}$
(Ambient $\mathrm{T}_{\text {J(MAX) }}=120^{\circ} \mathrm{C}$ )



Figure 2: AAT4900 Gate Drive Configuration.

## Motor Drive

The AAT4900 is also ideally suited for use as an efficient output driver for DC brushless motor control. The inductive load switching capability of the AAT4900 eliminates the need for external diodes. A typical motor control circuit is illustrated in Figure 3.

## Buffered Power Half-Bridge

## Recommended Decoupling Layout Pattern

Because of the extremely fast switching speed and the high switching currents, optimum placement of the input capacitor is critical. It is recommended that a $0.1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F} 0805$ or 1206 ceramic capacitor be placed as close as possible to the IC, as shown in Figure 4. This helps to decouple the switching transients from the stray inductance present in the PC board.


Figure 3: Typical Motor Control Block Diagram.


Figure 4: Recommended Decoupling Layout Pattern.


Figure 5: Timing Diagram.


Figure 6: Switching Time Waveforms.


Figure 7: Propagation Delay Test Circuit.

## Ordering I nformation

| Package | Marking $^{1}$ | Part Number (Tape and Reel) ${ }^{2}$ |
| :---: | :---: | :---: |
| SOT23-5 | ABXYY | AAT4900IGV-T1 |
| SC70JW-8 | ABXYY | AAT4900IJS-T1 |

All AnalogicTech products are offered in Pb-free packaging. The term "Pb-free" means semiconductor products that are in compliance with current RoHS standards, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. For more information, please visit our website at http://www.analogictech.com/aboutus/quality.php.

## Package Information

## SOT23-5



All dimensions in millimeters.

[^1]
## SC70J W-8



All dimensions in millimeters.

Advanced Analogic Technologies, Inc.
© Advanced Analogic Technologies, Inc.





 brand and product names appearing in this document are registered trademarks or trademarks of their respective holders.


[^0]:     specified is not implied. Only one Absolute Maximum Rating should be applied at any one time.
    2. Human body model is a 100 pF capacitor discharged through a $1.5 \mathrm{k} \Omega$ resistor into each pin.
    3. Mounted on a demo board.

[^1]:    1. $X Y Y=$ assembly and date code.
    2. Sample stock is generally held on part numbers listed in BOLD.
